### **DIGITAL DESIGN**

Lecture 16

Sarang Dhongdi

### BCD to 7-Segment decoder

 Design a logic that will convert a NBCD value to 7segment equivalent.





### **Functions**

•  $a = \Sigma (1,4,6)$ 

• b =  $\Sigma$  (5,6)

 $\cdot$  c =  $\Sigma$  (2)

• d =  $\Sigma$  (1,4,7,9)

•  $e = \Sigma (1,3,4,5,7,9)$ 

• f =  $\Sigma$  (1,2,3,7)

•  $g = \Sigma (0,1,7)$ 

| AB | D 00 | 01 | 11 | 10 |  |
|----|------|----|----|----|--|
| 00 |      | 1  |    |    |  |
| 01 | 1    |    |    | 1  |  |
| 11 | X    | Х  | Х  | Х  |  |
| 10 |      |    | Х  | Х  |  |
| l  |      |    |    |    |  |







### SYNC SEQUENTIAL LOGIC Ch. 5

### Sequential Logic

- Combinational circuits value of each output depends solely on the values of signals applied to the inputs.
- There exists another class of logic circuits in which the values of the outputs depend not only on the present values of the inputs but also on the past behavior of the circuit
- Such circuits include storage elements that store the values of logic signals. The contents of the storage elements are said to represent the *state* of the circuit.



### Sequential Logic

- Sequential Logic O/p are function not only of i/p but also of present state of storage elements.
- State of sequential ckt (at time t) Binary information stored in storage element at that time.
- Next state of storage elements is also function of input and present state.



### Synchronous sequential circuits

- · Synchronous with the help of clock generator.
- · Clock signal has periodic train of clock pulses.
- Storage elements are affected only with the arrival of each pulse.
- Activity within the circuit and the resulting updating of stored values is synchronized to the occurrence of clk pulses.
- · clocked sequential circuits



# STORAGE ELEMENTS LATCHES

### Latches and Flip-flops

- Storage elements that operate with signal levels (rather than signal transitions) are referred to as latches; those controlled by a clock transition are flip-flops.
- Latches are said to be level sensitive devices; flip-flops are edge-sensitive devices.

### Latch

- a circuit which retains whatever output state results from a momentary input signal until reset by another signal.
- $\ ^{\circ}$  (of a device) become fixed in a particular state.















- When En returns to 0, the circuit remains in its current state.
- The control input disables the circuit by applying 0 to En, so that the state of the output does not change regardless of the values of S and R.
- Moreover, when En = 1 and both the S and R inputs are equal to 0, the state of the circuit does not change.











## Flip-flops Latches respond to the change in *level* of a clock pulse. State of the latches may keep changing for as long as the clock pulse stays at "active" level –Unreliable operation. Flip-flop is triggered only during a signal *transition* – providing proper operation in the sequential ckt having common clock.







